TY - CHAP A1 - Glösekötter, P. A1 - Pacha, C. A1 - Goser, K. F. A1 - Wirth, G. I. A1 - Prost, W. A1 - Auer, U. A1 - Agethen, M. A1 - Tegude, F. J. T1 - Digital Circuit Design Based on the Resonant-Tunneling-Hetero-Junction-Bipolar-Transistor T2 - SBCCI Y1 - 2000 CY - Manaus, Brasil ET - Sept. 18-24 ER - TY - CHAP A1 - Pacha, C. A1 - Glösekötter, P. A1 - Goser, K. F. A1 - Auer, U. A1 - Prost, W. A1 - Tegude, F. J. T1 - Resonant Tunneling Transistors for Threshold Logic Circuit Applications T2 - GLS-VLSI - 9th IEEE Great Lakes Symposium on VLSI Y1 - 1999 SP - 344 EP - 345 CY - Ann Arbor, MI ET - March 4-6 ER - TY - CHAP A1 - Janßen, G. A1 - Prost, W. A1 - Auer, U. A1 - Tegude, F.- J. A1 - Pacha, C. A1 - Glösekötter, P. A1 - Goser, K. F. A1 - van de Roer, T. A1 - Foerster, A. A1 - Malindretos, J. A1 - Kelly, M. J. T1 - Logic Circuits with Reduced Complexity based on Devices with Higher Functionality T2 - Proc. 'Workshop on Semiconductor Advances for Future Electronics (SAFE) Y1 - 1999 CY - Mierlo, The Netherlands ET - Nov. 24-25 ER -